default search action
Taewhan Kim
This is just a disambiguation page, and is not intended to be the bibliography of an actual person. Any publication listed on this page has not been assigned to an actual author yet. If you know the true author of one of the publications listed below, you are welcome to contact us.
Person information
Refine list
refinements active!
zoomed in on ?? of ?? records
view refined list in
export refined list as
2020 – today
- 2024
- [j92]Taewhan Kim:
Recap of the 29th Edition of the Asia and South Pacific Design Automation Conference (ASPDAC 2024). IEEE Des. Test 41(3): 63-64 (2024) - [j91]Jooyeon Jeong, Taewhan Kim:
Placement legalization for heterogeneous cells of non-integer multiple-heights. Integr. 97: 102177 (2024) - [j90]Kyungjoon Chang, Taewhan Kim:
Pre-route timing prediction and optimization with graph neural network models. Integr. 99: 102262 (2024) - [j89]Kyeonghyeon Baek, Taewhan Kim:
CSyn-fp: Standard Cell Synthesis of Advanced Nodes With Simultaneous Transistor Folding and Placement. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 43(2): 627-640 (2024) - [j88]Soomin Kim, Taewhan Kim:
Enhancing Design Qualities Utilizing Multibit Flip-Flops: A Design and Technology Co-Optimization Driven Approach. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 43(5): 1538-1551 (2024) - [j87]Jaehoon Ahn, Kyungjoon Chang, Kyumyung Choi, Taewhan Kim, Heechun Park:
DTOC-P: Deep-Learning-Driven Timing Optimization Using Commercial EDA Tool With Practicality Enhancement. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 43(8): 2493-2506 (2024) - [c137]Handong Cho, Hyunbae Seo, Sehyeon Chung, Kyu-Myung Choi, Taewhan Kim:
Standard Cell Layout Generator Amenable to Design Technology Co-Optimization in Advanced Process Nodes. DATE 2024: 1-6 - [c136]Chanhee Jeon, Doyeon Won, Jaewan Yang, Kyu-Myung Choi, Taewhan Kim:
BOXGB: Design Parameter Optimization with Systematic Integration of Bayesian Optimization and XGBoost. DATE 2024: 1-6 - [c135]Hwapyong Kim, Taewhan Kim:
Net Topology Exploration and Tuning for Mitigating Congestion in Global Routing. ISCAS 2024: 1-5 - [c134]Suwan Kim, Hyunbum Park, Kyeonghyeon Baek, Kyumyung Choi, Taewhan Kim:
Methodology of Resolving Design Rule Checking Violations Coupled with Fully Compatible Prediction Model. ISPD 2024: 103-111 - 2023
- [j86]Eunsol Jeong, Taewhan Kim, Heechun Park:
Eliminating Minimum Implant Area Violations With Design Quality Preservation. IEEE Trans. Very Large Scale Integr. Syst. 31(5): 611-621 (2023) - [c133]Kyungjoon Chang, Jaehoon Ahn, Heechun Park, Kyu-Myung Choi, Taewhan Kim:
DTOC: integrating Deep-learning driven Timing Optimization into the state-of-the-art Commercial EDA tool. DATE 2023: 1-6 - [c132]Jooyeon Jeong, Sehyeon Chung, Kyeongrok Jo, Taewhan Kim:
Synthesis and Utilization of Standard Cells Amenable to Gear Ratio of Gate-Metal Pitches for Improving Pin Accessibility. DATE 2023: 1-6 - [c131]Hwapyong Kim, Taewhan Kim:
Placement Legalization Amenable to Mixed-cell-height Standard Cells Integrating into State-of-the-art Commercial EDA Tool. ACM Great Lakes Symposium on VLSI 2023: 321-326 - [c130]Suwan Kim, Taewhan Kim:
Design and Technology Co-Optimization for Useful Skew Scheduling on Multi-Bit Flip-Flops. ICCAD 2023: 1-9 - [c129]Sora Park, Taewhan Kim:
Machine Learning Based Flip-Flop Grouping for Toggling Driven Clock Gating. ISCAS 2023: 1-5 - [c128]Doyeon Won, Soomin Kim, Taewhan Kim:
Machine Learning Driven Synthesis of Clock Gating. ISLPED 2023: 1-6 - [c127]Jinmyoung Kim, Taewhan Kim:
Allocation of Multi-bit Flip-Flops Targeting Low-Power Chips. ISOCC 2023: 121-122 - [c126]Chaehyun Kim, Taewhan Kim:
Maximizing Power Saving Through State-Driven Clock Gating. ISOCC 2023: 123-124 - [c125]Kihwan Jeon, Taewhan Kim:
Fast Refinement on Placement Legalization for Designs with Mixed-Height Cells. ISOCC 2023: 345-346 - [c124]Ilseon Ha, Taewhan Kim:
Optimizing Timing for Multi-bit Flip-Flop Intensive Designs Compatible with Commercial EDA Flow. ISOCC 2023: 347-348 - [c123]Taewhan Kim:
Challenges on Design and Technology Co-Optimization: Design Automation Perspective. MWSCAS 2023: 212-216 - [c122]Jaewan Yang, Taewhan Kim:
Debanking Techniques on Multi-bit Flip-flops for Reinforcing Useful Clock Skew Scheduling. SOCC 2023: 1-6 - 2022
- [j85]Hyoungjoon Lim, Soohyun Kim, Kyong-Mee Chung, Kangjae Lee, Taewhan Kim, Joon Heo:
Is college students' trajectory associated with academic performance? Comput. Educ. 178: 104397 (2022) - [j84]Heechun Park, Taewhan Kim:
Speeding-up neuromorphic computation for neural networks: Structure optimization approach. Integr. 82: 104-114 (2022) - [j83]Sehyeon Chung, Taewhan Kim:
ECO routing based on network flow method. Integr. 86: 1-8 (2022) - [j82]Jongsung Kang, Taewhan Kim:
Improving Speed of MUX-FSM-based Stochastic Computing for On-device Neural Networks. J. Comput. Sci. Eng. 16(2): 79-87 (2022) - [j81]Byungmin Ahn, Taewhan Kim:
Deeper Weight Pruning Without Accuracy Loss in Deep Neural Networks: Signed-Digit Representation-Based Approach. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 41(3): 656-668 (2022) - [j80]Jeongwoo Heo, Kwangok Jeong, Jungyun Choi, Taewhan Kim, Kyumyung Choi:
Hardware Performance Monitoring Methodology at Near-Threshold Computing and Advanced Technology Nodes: From Design to Postsilicon. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 41(6): 1929-1942 (2022) - [c121]Suwan Kim, Taewhan Kim:
Pin Accessibility-driven Placement Optimization with Accurate and Comprehensive Prediction Model. DATE 2022: 778-783 - [c120]Eunsol Jeong, Heechun Park, Taewhan Kim:
A Systematic Removal of Minimum Implant Area Violations under Timing Constraint. DATE 2022: 933-938 - [c119]Soomin Kim, Taewhan Kim:
Design and Technology Co-Optimization Utilizing Multi-Bit Flip-Flop Cells. ICCAD 2022: 15:1-15:7 - [c118]Kyeonghyeon Baek, Hyunbum Park, Suwan Kim, Kyumyung Choi, Taewhan Kim:
Pin Accessibility and Routing Congestion Aware DRC Hotspot Prediction Using Graph Neural Network and U-Net. ICCAD 2022: 26:1-26:9 - [c117]Sora Park, Taewhan Kim:
Selective Clock Gating Based on Comprehensive Power Saving Analysis. ISCAS 2022: 230-231 - [c116]Doyeon Won, Taewhan Kim:
Improving Pin Accessibility of Standard Cells Through Fin Depopulation. ISCAS 2022: 2621-2622 - [c115]Soomin Kim, Taewhan Kim:
Optimizing Timing in Placement Through I/O Signal Flipping on Multi-bit Flip-flops. ISCAS 2022: 2623-2624 - [c114]Sehyeon Chung, Jooyeon Jeong, Taewhan Kim:
Improving Performance and Power by Co-Optimizing Middle-of-Line Routing, Pin Pattern Generation, and Contact over Active Gates in Standard Cell Layout Synthesis. ISLPED 2022: 17:1-17:6 - [c113]Suwan Kim, Sehyeon Chung, Taewhan Kim, Heechun Park:
Tightly Linking 3D Via Allocation Towards Routing Optimization for Monolithic 3D ICs. ISLPED 2022: 26:1-26:6 - [c112]Kyungjoon Chang, Taewhan Kim:
Analysis of Impacting Multi-stack Standard Cells on Chip Implementation. ISOCC 2022: 119-120 - [c111]Jaehoon Ahn, Taewhan Kim:
Neural Network Model for Detour Net Prediction. SLIP 2022: 6:1-6:5 - 2021
- [j79]Changho Han, Taewhan Kim:
Synthesis of representative critical path circuits considering BEOL variations for deep sub-micron circuits. Integr. 78: 1-10 (2021) - [j78]Byungmin Ahn, Taewhan Kim:
Common Kernels and Convolutions in Binary- and Ternary-Weight Neural Networks. J. Circuits Syst. Comput. 30(9): 2150158:1-2150158:19 (2021) - [j77]Gyoung-Hwan Hyun, Taewhan Kim:
Allocation of Multibit Retention Flip-Flops for Power Gated Circuits: Algorithm-Design Unified Approach. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 40(5): 892-903 (2021) - [j76]Taehwan Kim, Heechun Park, Taewhan Kim:
Allocation of Always-On State Retention Storage for Power Gated Circuits - Steady-State- Driven Approach. IEEE Trans. Very Large Scale Integr. Syst. 29(3): 499-511 (2021) - [j75]Jeongwoo Heo, Taewhan Kim:
Reusable Delay Path Synthesis for Lightening Asynchronous Pipeline Controller. IEEE Trans. Very Large Scale Integr. Syst. 29(7): 1437-1450 (2021) - [c110]Suwan Kim, Kyeongrok Jo, Taewhan Kim:
Boosting Pin Accessibility Through Cell Layout Topology Diversification. ASP-DAC 2021: 183-188 - [c109]Jongsung Kang, Taewhan Kim:
Speeding up MUX-FSM based Stochastic Computing for On-device Neural Networks. DATE 2021: 1526-1529 - [c108]Kyeonghyeon Baek, Taewhan Kim:
Simultaneous Transistor Folding and Placement in Standard Cell Layout Synthesis. ICCAD 2021: 1-8 - [c107]Kyeongrok Jo, Taewhan Kim:
Optimal Transistor Placement Combined with Global In-cell Routing in Standard Cell Layout Synthesis. ICCD 2021: 517-524 - [c106]Jaejoon Yoon, Sehyeon Chung, Taewhan Kim:
Analyses of Power Staple Inserting Methodologies for Mitigating IR-Drops. ISOCC 2021: 169-170 - [c105]Heechun Park, Kyungjoon Chang, Jooyeon Jeong, Jaehoon Ahn, Ki-Seok Chung, Taewhan Kim:
Challenges on DTCO Methodology Towards Deep Submicron Interconnect Technology. ISOCC 2021: 215-218 - [c104]Soomin Kim, Taewhan Kim:
Minimally Allocating Always-on State Retention Storage for Supporting Power Gating Circuits. ISQED 2021: 482-487 - [c103]Suwan Kim, Taewhan Kim:
Practical Approach to Cell Replacement for Resolving Pin Inaccessibility. MWSCAS 2021: 224-227 - [c102]Jooyeon Jeong, Taewhan Kim:
Utilizing Middle-of-Line Resource in Filler Cells for Fixing Routing Failures. MWSCAS 2021: 228-231 - [c101]Eunsol Jeong, Heechun Park, Jooyeon Jeong, Taewhan Kim:
Minimum Implant Area-Aware Threshold Voltage Refinement in Pre-Placement. MWSCAS 2021: 232-235 - 2020
- [j74]Taewhan Kim, Kangsoo Jung, Seog Park:
Sparsity Reduction Technique Using Grouping Method for Matrix Factorization in Differentially Private Recommendation Systems. IEICE Trans. Inf. Syst. 103-D(7): 1683-1692 (2020) - [j73]Jongsung Kang, Taewhan Kim:
PV-MAC: Multiply-and-accumulate unit structure exploiting precision variability in on-device convolutional neural networks. Integr. 71: 76-85 (2020) - [j72]Taehwan Kim, Kwangok Jeong, Jungyun Choi, Taewhan Kim, Kyu-Myung Choi:
SRAM on-chip monitoring methodology for high yield and energy efficient memory operation at near threshold voltage. Integr. 74: 81-92 (2020) - [c100]Jeongwoo Heo, Kwangok Jeong, Taewhan Kim, Kyu-Myung Choi:
Synthesis of Hardware Performance Monitoring and Prediction Flow Adapting to Near-Threshold Computing and Advanced Process Nodes. ASP-DAC 2020: 139-144 - [c99]Jeongwoo Heo, Taewhan Kim:
Lightening Asynchronous Pipeline Controller Through Resynthesis and Optimization. ASP-DAC 2020: 587-592 - [c98]Byungmin Ahn, Taewhan Kim:
Deeper Weight Pruning without Accuracy Loss in Deep Neural Networks. DATE 2020: 73-78 - [c97]Taehwan Kim, Gyoung-Hwan Hyun, Taewhan Kim:
Steady state driven power gating for lightening always-on state retention storage. ISLPED 2020: 79-84
2010 – 2019
- 2019
- [j71]Heechun Park, Taewhan Kim:
Hybrid asynchronous circuit generation amenable to conventional EDA flow. Integr. 64: 29-39 (2019) - [j70]Kyeongrok Jo, Seyong Ahn, Jungho Do, Taejoong Song, Taewhan Kim, Kyu-Myung Choi:
Design Rule Evaluation Framework Using Automatic Cell Layout Generator for Design Technology Co-Optimization. IEEE Trans. Very Large Scale Integr. Syst. 27(8): 1933-1946 (2019) - [c96]Gyoung-Hwan Hyun, Taewhan Kim:
Flip-flop State Driven Clock Gating: Concept, Design, and Methodology. ICCAD 2019: 1-6 - [c95]Gyoung-Hwan Hyun, Taewhan Kim:
Allocation of State Retention Registers Boosting Practical Applicability to Power Gated Circuits. ICCAD 2019: 1-6 - [c94]Taehwan Kim, Kwangok Jeong, Taewhan Kim, Kyu-Myung Choi:
SRAM On-Chip Monitoring Methodology for Energy Efficient Memory Operation at Near Threshold Voltage. ISVLSI 2019: 146-151 - 2018
- [j69]Youngchan Kim, Taewhan Kim:
Synthesis and exploration of clock spines. IET Comput. Digit. Tech. 12(5): 241-248 (2018) - [c93]Kyeongrok Jo, Seyong Ahn, Taewhan Kim, Kyu-Myung Choi:
Cohesive techniques for cell layout optimization supporting 2D metal-1 routing completion. ASP-DAC 2018: 500-506 - [c92]Heechun Park, Taewhan Kim:
Structure optimizations of neuromorphic computing architectures for deep neural network. DATE 2018: 183-188 - [c91]Giyoung Yang, Taewhan Kim:
Design and algorithm for clock gating and flip-flop co-optimization. ICCAD 2018: 14 - [c90]Juyeon Kim, Taewhan Kim:
Energy-optimal dynamic voltage scaling in multicore platforms with reconfigurable power distribution network. ISQED 2018: 31-36 - [c89]Joohan Kim, Taewhan Kim:
Clock buffer and flip-flop co-optimization for reducing peak current noise. ISQED 2018: 94-99 - [c88]Byungmin Ahn, Taewhan Kim:
Memory Access Driven Memory Layout and Block Replacement Techniques for Compressed Deep Neural Networks. SoCC 2018: 221-226 - 2017
- [j68]Joohan Kim, Taewhan Kim:
Boundary optimization of buffered clock trees for low power. Integr. 56: 86-95 (2017) - [j67]Deokjin Joo, Taewhan Kim:
Clock buffer polarity assignment under useful skew constraints. Integr. 57: 52-61 (2017) - [j66]Hyoungseok Moon, Taewhan Kim:
Loosely coupled multi-bit flip-flop allocation for power reduction. Integr. 58: 125-133 (2017) - [j65]Juyeon Kim, Taewhan Kim:
Adjustable Delay Buffer Allocation under Useful Clock Skew Scheduling. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 36(4): 641-654 (2017) - [c87]Youngchan Kim, Taewhan Kim:
Algorithm for synthesis and exploration of clock spines. ASP-DAC 2017: 263-268 - [c86]Dongyoun Yi, Taewhan Kim:
Switch cell optimization of power-gated modern system-on-chips. ICCAD 2017: 555-560 - 2016
- [j64]Hyoungjun Jeon, Taewhan Kim:
Grey-level context-driven histogram equalisation. IET Image Process. 10(5): 349-358 (2016) - [j63]Juyeon Kim, Deokjin Joo, Taewhan Kim:
Optimal utilization of adjustable delay clock buffers for timing correction in designs with multiple power modes. Integr. 52: 91-101 (2016) - [j62]Seyong Ahn, Minseok Kang, Marios C. Papaefthymiou, Taewhan Kim:
Design Methodology for Synthesizing Resonant Clock Networks in the Presence of Dynamic Voltage/Frequency Scaling. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 35(12): 2068-2081 (2016) - [c85]Deokjin Joo, Taewhan Kim:
Clock buffer polarity assignment utilizing useful clock skews for power noise reduction. ASP-DAC 2016: 226-231 - [c84]Hyoungseok Moon, Taewhan Kim:
Design and allocation of loosely coupled multi-bit flip-flops for power reduction in post-placement optimization. ASP-DAC 2016: 268-273 - [c83]Dongyoun Yi, Taewhan Kim:
Allocation of multi-bit flip-flops in logic synthesis for power optimization. ICCAD 2016: 33 - [c82]Jeongwoo Heo, Taewhan Kim:
Timing Analysis and Optimization Based on Flexible Flip-Flop Timing Model. ISVLSI 2016: 42-46 - [c81]Heechun Park, Taewhan Kim:
Synthesizing Asynchronous Circuits toward Practical Use. ISVLSI 2016: 47-52 - 2015
- [j61]Lu Cai, Taewhan Kim:
Context-driven hybrid image inpainting. IET Image Process. 9(10): 866-873 (2015) - [j60]Heechun Park, Taewhan Kim:
Synthesis of TSV Fault-Tolerant 3-D Clock Trees. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 34(2): 266-279 (2015) - [c80]Juyeon Kim, Taewhan Kim:
Useful clock skew scheduling using adjustable delay buffers in multi-power mode designs. ASP-DAC 2015: 466-471 - [c79]Seyong Ahn, Minseok Kang, Marios C. Papaefthymiou, Taewhan Kim:
Synthesis of resonant clock networks supporting dynamic voltage / frequency scaling. ASP-DAC 2015: 484-489 - [c78]Hyungjung Seo, Juyeon Kim, Minseok Kang, Taewhan Kim:
Synthesis for Power-Aware Clock Spines. ICCAD 2015: 126-131 - [c77]Hyungjung Seo, Jeongwoo Heo, Taewhan Kim:
Clock skew optimization for maximizing time margin by utilizing flexible flip-flop timing. ISQED 2015: 35-39 - 2014
- [j59]Byunghyun Lee, Taewhan Kim:
Algorithms for TSV resource sharing and optimization in designing 3D stacked ICs. Integr. 47(2): 184-194 (2014) - [j58]Sangdo Park, Taewhan Kim:
Edge layer embedding algorithm for mitigating on-package variation in 3D clock tree synthesis. Integr. 47(4): 476-486 (2014) - [j57]Deokjin Joo, Taewhan Kim:
A Fine-Grained Clock Buffer Polarity Assignment for High-Speed and Low-Power Digital Systems. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 33(3): 423-436 (2014) - [j56]Minseok Kang, Taewhan Kim:
Integrated Resource Allocation and Binding in Clock Mesh Synthesis. ACM Trans. Design Autom. Electr. Syst. 19(3): 30:1-30:28 (2014) - [c76]Kitae Park, Geunho Kim, Taewhan Kim:
Mixed allocation of adjustable delay buffers combined with buffer sizing in clock tree synthesis of multiple power mode designs. DATE 2014: 1-4 - [c75]Myung Woo Lee, Taewhan Kim:
Fast algorithm of low power image reformation for OLED display. ICDIP 2014: 91591H - [c74]Hyungjung Seo, Taewhan Kim:
Post-silicon tunable clock buffer allocation based on fast chip yield computation. ISQED 2014: 490-495 - [c73]Sangdo Park, Taewhan Kim:
Post-silicon tuning aware wafer matching algorithm for 3d integration of ICs. MWSCAS 2014: 511-514 - 2013
- [j55]Jongyoon Jung, Taewhan Kim:
Statistical Viability Analysis for Detecting False Paths Under Delay Variation. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 32(1): 111-123 (2013) - [j54]Tak-Yung Kim, Taewhan Kim:
Resource Allocation and Design Techniques of Prebond Testable 3-D Clock Tree. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 32(1): 138-151 (2013) - [j53]Kyoung-Hwan Lim, Deokjin Joo, Taewhan Kim:
An Optimal Allocation Algorithm of Adjustable Delay Buffers and Practical Extensions for Clock Skew Optimization in Multiple Power Mode Designs. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 32(3): 392-405 (2013) - [c72]Juyeon Kim, Deokjin Joo, Taewhan Kim:
An optimal algorithm of adjustable delay buffer insertion for solving clock skew variation problem. DAC 2013: 90:1-90:6 - [c71]Heechun Park, Taewhan Kim:
Comprehensive technique for designing and synthesizing TSV fault-tolerant 3D clock trees. ICCAD 2013: 691-696 - [c70]Taewhan Kim:
Tutorial: Methodology for designing reliable clock networks. SoCC 2013: 141 - [c69]Byunghyun Lee, Taewhan Kim:
High-level TSV resource sharing and optimization for TSV based 3D IC designs. SoCC 2013: 153-158 - 2012
- [j52]Hyungjung Seo, Jaewon Seo, Taewhan Kim:
Algorithms for Combined Inter- and Intra-Task Dynamic Voltage Scaling. Comput. J. 55(11): 1367-1382 (2012) - [j51]Deokjin Joo, Minseok Kang, Taewhan Kim:
Design Methodologies for Reliable Clock Networks. J. Comput. Sci. Eng. 6(4): 257-266 (2012) - [j50]Jongyoon Jung, Taewhan Kim:
Variation-Aware False Path Analysis Based on Statistical Dynamic Timing Analysis. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 31(11): 1684-1697 (2012) - [j49]YongHwan Kim, Sanghoon Kwak, Taewhan Kim:
Synthesis of Adaptable Hybrid Adders for Area Optimization under Timing Constraint. ACM Trans. Design Autom. Electr. Syst. 17(4): 43:1-43:29 (2012) - [c68]Kiyoung Kim, Taewhan Kim:
Algorithm for synthesizing design context-aware fast carry-skip adders. ASP-DAC 2012: 795-800 - [c67]Sangdo Park, Taewhan Kim:
Die matching algorithm for enhancing parametric yield of 3D ICs. ISOCC 2012: 143-146 - [r1]Taewhan Kim:
Power Saving by Task-Level Dynamic Voltage Scaling. Handbook of Energy-Aware and Green Computing 2012: 361-383 - 2011
- [j48]Hochang Jang, Deokjin Joo, Taewhan Kim:
Buffer Sizing and Polarity Assignment in Clock Tree Synthesis for Power/Ground Noise Minimization. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 30(1): 96-109 (2011) - [j47]Tak-Yung Kim, Taewhan Kim:
Clock Tree synthesis for TSV-based 3D IC designs. ACM Trans. Design Autom. Electr. Syst. 16(4): 48:1-48:21 (2011) - [j46]Jongyoon Jung, Taewhan Kim:
Scheduling and Resource Binding Algorithm Considering Timing Variation. IEEE Trans. Very Large Scale Integr. Syst. 19(2): 205-216 (2011) - [j45]Yongho Lee, Deog-Kyoon Jeong, Taewhan Kim:
Comprehensive Analysis and Control of Design Parameters for Power Gated Circuits. IEEE Trans. Very Large Scale Integr. Syst. 19(3): 494-498 (2011) - [c66]Kyoung-Hwan Lim, Taewhan Kim:
An optimal algorithm for allocation, placement, and delay assignment of adjustable delay buffers for clock skew minimization in multi-voltage mode designs. ASP-DAC 2011: 503-508 - [c65]Yongho Lee, Taewhan Kim:
A fine-grained technique of NBTI-aware voltage scaling and body biasing for standard cell based designs. ASP-DAC 2011: 603-608 - [c64]Deokjin Joo, Taewhan Kim:
WaveMin: a fine-grained clock buffer polarity assignment combined with buffer sizing. DAC 2011: 522-527 - [c63]Joohan Kim, Taewhan Kim:
A fine-grained timing driven synthesis of arithmetic circuits. ISOCC 2011: 80-83 - [c62]YongHwan Kim, Minseok Kang, Kyoung-Hwan Lim, Sangdo Park, Deokjin Joo, Taewhan Kim:
Clock design techniques considering circuit reliability. ISOCC 2011: 142-145 - [c61]Sangdo Park, Taewhan Kim:
An energy-optimal algorithm for temperature-aware idle time distribution considering mode transition overhead. ISOCC 2011: 381-384 - 2010
- [j44]HaNeul Chon, Taewhan Kim:
Resource Sharing Problem of Timing Variation-Aware Task Scheduling and Binding in MPSoC. Comput. J. 53(7): 883-894 (2010) - [j43]Taewhan Kim:
Task-Level Dynamic Voltage Scaling for Embedded System Design: Recent Theoretical Results. J. Comput. Sci. Eng. 4(3): 189-206 (2010) - [j42]Seungwhun Paik, Insup Shin, Taewhan Kim, Youngsoo Shin:
HLS-l: A High-Level Synthesis Framework for Latch-Based Architectures. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 29(5): 657-670 (2010) - [c60]Yongho Lee, Taewhan Kim:
Technique for controlling power-mode transition noise in distributed sleep transistor network. ASP-DAC 2010: 131-136 - [c59]Tak-Yung Kim, Taewhan Kim:
Clock tree embedding for 3D ICs. ASP-DAC 2010: 486-491 - [c58]Tak-Yung Kim, Taewhan Kim:
Clock tree synthesis with pre-bond testability for 3D stacked IC designs. DAC 2010: 723-728 - [c57]Tak-Yung Kim, Taewhan Kim:
Bounded skew clock routing for 3D stacked IC designs: Enabling trade-offs between power and clock skew. Green Computing Conference 2010: 525-532 - [c56]Danbee Park, Jungseob Lee, Nam Sung Kim, Taewhan Kim:
Optimal algorithm for profile-based power gating: A compiler technique for reducing leakage on execution units in microprocessors. ICCAD 2010: 361-364 - [c55]Minseok Kang, Taewhan Kim:
Clock buffer polarity assignment considering the effect of delay variations. ISQED 2010: 69-74
2000 – 2009
- 2009
- [j41]Benjamin Carrión Schäfer, Taewhan Kim:
Autonomous temperature control technique in VLSI circuits through logic replication. IET Comput. Digit. Tech. 3(1): 62-71 (2009) - [j40]Kyoung-Hwan Lim, YongHwan Kim, Taewhan Kim:
Interconnect and communication synthesis for distributed register-file microarchitecture. IET Comput. Digit. Tech. 3(2): 162-174 (2009) - [j39]Pilok Lim, Ki-Seok Chung, Taewhan Kim:
Thermal-Aware High-Level Synthesis Based on Network Flow Method. J. Circuits Syst. Comput. 18(5): 965-984 (2009) - [j38]Byunghyun Lee, Ki-Seok Chung, Bontae Koo, Nak-Woong Eum, Taewhan Kim:
Thermal sensor allocation and placement for reconfigurable systems. ACM Trans. Design Autom. Electr. Syst. 14(4): 50:1-50:23 (2009) - [c54]HaNeul Chon, Taewhan Kim:
Timing variation-aware task scheduling and binding for MPSoC. ASP-DAC 2009: 137-142 - [c53]Hochang Jang, Taewhan Kim:
Simultaneous clock buffer sizing and polarity assignment for power/ground noise minimization. DAC 2009: 794-799 - [c52]Jongyoon Jung, Taewhan Kim:
Timing variation-aware high-level synthesis considering accurate yield computation. ICCD 2009: 207-212 - 2008
- [j37]Soonhoi Ha, Kiyoung Choi, Taewhan Kim, Krisztián Flautner, Sang Lyul Min, Wang Yi:
Introduction to embedded systems week 2006 special issue. ACM Trans. Embed. Comput. Syst. 7(2): 8:1-8:3 (2008) - [j36]Benjamin Carrión Schäfer, Taewhan Kim:
Hotspots Elimination and Temperature Flattening in VLSI Circuits. IEEE Trans. Very Large Scale Integr. Syst. 16(11): 1475-1487 (2008) - [c51]Jongyoon Jung, Taewhan Kim:
Timing variation-aware high level synthesis: Current results and research challenges. APCCAS 2008: 1004-1007 - [c50]Byunghyun Lee, Taewhan Kim:
Optimal allocation and placement of thermal sensors for reconfigurable systems and its practical extension. ASP-DAC 2008: 703-707 - [c49]Yongho Lee, Deog-Kyoon Jeong, Taewhan Kim:
Simultaneous control of power/ground current, wakeup time and transistor overhead in power gated circuits. ICCAD 2008: 169-172 - [c48]Yesin Ryu, Taewhan Kim:
Clock buffer polarity assignment combined with clock tree generation for power/ground noise minimization. ICCAD 2008: 416-419 - [c47]Eunjoo Choi, Changsik Shin, Taewhan Kim, Youngsoo Shin:
Power-gating-aware high-level synthesis. ISLPED 2008: 39-44 - 2007
- [j35]Taewhan Kim, Jungeun Kim:
Integration of Code Scheduling, Memory Allocation, and Array Binding for Memory-Access Optimization. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 26(1): 142-151 (2007) - [j34]Yongseok Choi, Naehyuck Chang, Taewhan Kim:
DC-DC Converter-Aware Power Management for Low-Power Embedded Systems. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 26(8): 1367-1381 (2007) - [c46]Kyoung-Hwan Lim, YongHwan Kim, Taewhan Kim:
Interconnect and Communication Synthesis for Distributed Register-File Microarchitecture. DAC 2007: 765-770 - [c45]Jongyoon Jung, Taewhan Kim:
Timing variation-aware high-level synthesis. ICCAD 2007: 424-428 - [c44]Zhenmin Li, Taewhan Kim:
Address Code Optimization Exploiting Code Scheduling in DSP Applications. ISCAS 2007: 1573-1576 - [c43]Benjamin Carrión Schäfer, Yongho Lee, Taewhan Kim:
Temperature-Aware Compilation for VLIWProcessors. RTCSA 2007: 426-431 - [e2]Taewhan Kim, Pascal Sainrat, Steven S. Lumetta, Nacho Navarro:
Proceedings of the 2007 International Conference on Compilers, Architecture, and Synthesis for Embedded Systems, CASES 2007, Salzburg, Austria, September 30 - October 3, 2007. ACM 2007 [contents] - 2006
- [j33]Yoonseo Choi, Taewhan Kim:
Memory Access Driven Storage Assignment for Variables in Embedded System Design. J. Circuits Syst. Comput. 15(2): 145-168 (2006) - [j32]Jaewon Seo, Taewhan Kim, Joonwon Lee:
Optimal intratask dynamic voltage-scaling technique and its practical extensions. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 25(1): 47-57 (2006) - [j31]Jong-U. Shin, Taewhan Kim:
Technique for Transition Energy-Aware Dynamic Voltage Assignment. IEEE Trans. Circuits Syst. II Express Briefs 53-II(9): 956-960 (2006) - [j30]Junhyung Um, Taewhan Kim:
Resource Sharing Combined with Layout Effects in High-Level Synthesis. J. VLSI Signal Process. 44(3): 231-243 (2006) - [j29]Young-Jun Kim, Taewhan Kim:
A HW/SW Partitioner for Multi-Mode Multi-Task Embedded Applications. J. VLSI Signal Process. 44(3): 269-283 (2006) - [c42]Pilok Lim, Taewhan Kim:
Thermal-aware high-level synthesis based on network flow method. CODES+ISSS 2006: 124-129 - [c41]Junhyung Um, Woo-Cheol Kwon, Sungpack Hong, Young-Taek Kim, Kyu-Myung Choi, Jeong-Taek Kong, Soo-Kwan Eo, Taewhan Kim:
A systematic IP and bus subsystem modeling for platform-based system design. DATE 2006: 560-564 - [c40]Young-Jun Kim, Taewhan Kim:
HW/SW partitioning techniques for multi-mode multi-task embedded applications. ACM Great Lakes Symposium on VLSI 2006: 25-30 - [c39]Taewhan Kim:
Application-Driven Low-Power Techniques Using Dynamic Voltage Scaling. RTCSA 2006: 199-206 - [e1]Seongsoo Hong, Wayne H. Wolf, Krisztián Flautner, Taewhan Kim:
Proceedings of the 2006 International Conference on Compilers, Architecture, and Synthesis for Embedded Systems, CASES 2006, Seoul, Korea, October 22-25, 2006. ACM 2006, ISBN 1-59593-543-6 [contents] - 2005
- [j28]Yoonseo Choi, Taewhan Kim, Hwansoo Han:
Memory layout techniques for variables utilizing efficient DRAM access modes in embedded system design. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 24(2): 278-287 (2005) - [j27]Woo-Cheol Kwon, Taewhan Kim:
Optimal voltage allocation techniques for dynamically variable voltage processors. ACM Trans. Embed. Comput. Syst. 4(1): 211-230 (2005) - [c38]Jungeun Kim, Taewhan Kim:
Memory access optimization through combined code scheduling, memory allocation, and array binding in embedded system design. DAC 2005: 105-110 - [c37]Yongseok Choi, Naehyuck Chang, Taewhan Kim:
DC-DC converter-aware power management for battery-operated embedded systems. DAC 2005: 895-900 - [c36]Jaewon Seo, Taewhan Kim, Nikil D. Dutt:
Optimal integration of inter-task and intra-task dynamic voltage scaling techniques for hard real-time applications. ICCAD 2005: 450-455 - 2004
- [j26]Nak-Woong Eum, Taewhan Kim, Chong-Min Kyung:
CeRA: A Router for Symmetrical FPGAs Based on Exact Routing Density Evaluation. IEEE Trans. Computers 53(7): 829-842 (2004) - [j25]Chun-Gi Lyuh, Taewhan Kim, Ki-Wook Kim:
Coupling-aware high-level interconnect synthesis [IC layout]. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 23(1): 157-164 (2004) - [j24]Keoncheol Shin, Taewhan Kim:
Tight integration of timing-driven synthesis and placement of parallel multiplier circuits. IEEE Trans. Very Large Scale Integr. Syst. 12(7): 766-775 (2004) - [c35]Keoncheol Shin, Taewhan Kim:
An integrated approach to timing-driven synthesis and placement of arithmetic circuits. ASP-DAC 2004: 155-158 - [c34]Yoonseo Choi, Taewhan Kim:
Memory access driven storage assignment for variables in embedded system design. ASP-DAC 2004: 478-481 - [c33]Meeyoung Cha, Chun-Gi Lyuh, Taewhan Kim:
Resource-constrained low-power bus encoding with crosstalk delay elimination. ASP-DAC 2004: 834-837 - [c32]Chun-Gi Lyuh, Taewhan Kim:
Memory access scheduling and binding considering energy minimization in multi-bank memory systems. DAC 2004: 81-86 - [c31]Jaewon Seo, Taewhan Kim, Ki-Seok Chung:
Profile-based optimal intra-task voltage scheduling for hard real-time applications. DAC 2004: 87-92 - [c30]Keoncheol Shin, Taewhan Kim:
Leakage power minimization for the synthesis of parallel multiplier circuits. ACM Great Lakes Symposium on VLSI 2004: 166-169 - 2003
- [j23]Sungpack Hong, Taewhan Kim:
Bus Optimization for Low Power in High-Level Synthesis. J. Circuits Syst. Comput. 12(1): 1-18 (2003) - [j22]Yoonseo Choi, Taewhan Kim:
Address assignment in DSP code generation - an integrated approach. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 22(8): 976-984 (2003) - [j21]Junhyung Um, Taewhan Kim:
Synthesis of arithmetic circuits considering layout effects. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 22(11): 1487-1503 (2003) - [j20]Ki-Wook Kim, Seong-Ook Jung, Taewhan Kim, Sung-Mo Kang:
Minimum delay optimization for domino circuits - a coupling-aware approach. ACM Trans. Design Autom. Electr. Syst. 8(2): 202-213 (2003) - [j19]Chun-Gi Lyuh, Taewhan Kim:
High-level synthesis for low power based on network flow method. IEEE Trans. Very Large Scale Integr. Syst. 11(3): 364-375 (2003) - [j18]Ki-Wook Kim, Seong-Ook Jung, Taewhan Kim, Prashant Saxena, C. L. Liu, S.-M. S. Kang:
Coupling delay optimization by temporal decorrelation using dual threshold voltage technique. IEEE Trans. Very Large Scale Integr. Syst. 11(5): 879-887 (2003) - [j17]Jaewon Seo, Taewhan Kim, Preeti Ranjan Panda:
Memory allocation and mapping in high-level synthesis - an integrated approach. IEEE Trans. Very Large Scale Integr. Syst. 11(5): 928-938 (2003) - [c29]Woo-Cheol Kwon, Taewhan Kim:
Optimal voltage allocation techniques for dynamically variable voltage processors. DAC 2003: 125-130 - [c28]Yoonseo Choi, Taewhan Kim:
Memory layout techniques for variables utilizing efficient DRAM access modes in embedded system design. DAC 2003: 881-886 - [c27]Junhyung Um, Taewhan Kim:
Code Placement with Selective Cache Activity Minimization for Embedded Real-time Software Design. ICCAD 2003: 197-200 - [c26]Junhyung Um, Sangwoo Lee, Youngsoo Park, Sungik Jun, Taewhan Kim:
An efficient inverse multiplier/divider architecture for cryptography systems. ISCAS (5) 2003: 149-152 - 2002
- [j16]Ki-Seok Chung, Taewhan Kim, C. L. Liu:
A Complete Model for Glitch Analysis in Logic Circuits. J. Circuits Syst. Comput. 11(2): 137-154 (2002) - [j15]Yoonseo Choi, Taewhan Kim:
Binding Algorithm for Power Optimization Based on Network Flow Method. J. Circuits Syst. Comput. 11(3): 259-272 (2002) - [j14]Ki-Wook Kim, Taewhan Kim, C. L. Liu, Sung-Mo Kang:
Domino logic synthesis based on implication graph. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 21(2): 232-240 (2002) - [j13]Ki-Wook Kim, Taewhan Kim, TingTing Hwang, Sung-Mo Kang, C. L. Liu:
Logic transformation for low-power synthesis. ACM Trans. Design Autom. Electr. Syst. 7(2): 265-283 (2002) - [j12]Ki-Seok Chung, Rajesh K. Gupta, Taewhan Kim, C. L. Liu:
Synthesis and Optimization of Combinational Interface Circuits. J. VLSI Signal Process. 31(3): 243-261 (2002) - [c25]Junhyung Um, Taewhan Kim:
Layout-aware synthesis of arithmetic circuits. DAC 2002: 207-212 - [c24]Yoonseo Choi, Taewhan Kim:
Address assignment combined with scheduling in DSP code generation. DAC 2002: 225-230 - [c23]Jaewon Seo, Taewhan Kim, Preeti Ranjan Panda:
An integrated algorithm for memory allocation and assignment in high-level synthesis. DAC 2002: 608-611 - [c22]Chun-Gi Lyuh, Taewhan Kim, Ki-Wook Kim:
Coupling-aware high-level interconnect synthesis for low power. ICCAD 2002: 609-613 - [c21]Junhyung Um, Jae-Hoon Kim, Taewhan Kim:
Layout-driven resource sharing in high-level synthesis. ICCAD 2002: 614-618 - [c20]Unni Narayanan, Ki-Seok Chung, Taewhan Kim:
Enhanced bus invert encodings for low-power. ISCAS (5) 2002: 25-28 - [c19]Jaewon Seo, Taewhan Kim:
Memory exploration utilizing scheduling effects in high-level synthesis. ISCAS (4) 2002: 73-76 - [c18]Yoonseo Choi, Taewhan Kim:
An efficient low-power binding algorithm in high-level synthesis. ISCAS (4) 2002: 321-324 - [c17]Yoonseo Choi, Taewhan Kim:
Address code optimization using code scheduling for digital signal processors. ISCAS (5) 2002: 481-484 - 2001
- [j11]Junhyung Um, Taewhan Kim:
An Optimal Allocation of Carry-Save-Adders in Arithmetic Circuits. IEEE Trans. Computers 50(3): 215-233 (2001) - [j10]Ki-Seok Chung, Taewhan Kim, C. L. Liu:
G-vector: A New Model for Glitch Analysis in Logic Circuits. J. VLSI Signal Process. 27(3): 235-251 (2001) - [c16]Youngtae Kim, Taewhan Kim:
Accurate exploration of timing and area trade-offs in arithmetic optimization using carry-save-adders. ASP-DAC 2001: 622-628 - [c15]Taewhan Kim, Ki-Seok Chung, Chien-Liang Liu:
A Static Estimation Technique of Power Sensitivity in Logic Circuits. DAC 2001: 215-219 - [c14]Nak-Woong Eum, Taewhan Kim, Chong-Min Kyung:
An accurate evaluation of routing density for symmetrical FPGAs. ACM Great Lakes Symposium on VLSI 2001: 51-55 - [c13]Nak-Woong Eum, Taewhan Kim, Chong-Min Kyung:
A Router for Symmetrical FPGAs Based on Exact Routing Density Evaluation. ICCAD 2001: 137-143 - [c12]Chun-Gi Lyuh, Taewhan Kim, Chien-Liang Liu:
An Integrated Data Path Optimization for Low Power Based on Network Flow Method. ICCAD 2001: 553-559 - 2000
- [j9]Sungpack Hong, Taewhan Kim, Unni Narayanan, Ki-Seok Chung:
Decomposition of Bus-Invert Coding for Low-Power I/O. J. Circuits Syst. Comput. 10(1-2): 101-112 (2000) - [j8]Youngtae Kim, Taewhan Kim:
An Accurate Exploration of Timing and Area Trade-Offs in Arithmetic Optimization Using Carry-Save-Adders. J. Circuits Syst. Comput. 10(5-6): 279-292 (2000) - [j7]Taewhan Kim, Junhyung Um:
A practical approach to the synthesis of arithmetic circuits usingcarry-save-adders. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 19(5): 615-624 (2000) - [j6]Chaeryung Park, Taewhan Kim, C. L. Liu:
An Integrated Approach to Data Path Synthesis for Behavioral-level Power Optimization. VLSI Design 11(4): 381-396 (2000) - [c11]Taewhan Kim, Junhyung Um:
A timing-driven synthesis of arithmetic circuits using carry-save-adders (short paper). ASP-DAC 2000: 313-316 - [c10]Junhyung Um, Taewhan Kim, C. L. Liu:
A fine-grained arithmetic optimization technique for high-performance/low-power data path synthesis. DAC 2000: 98-103 - [c9]Ki-Seok Chung, Taewhan Kim, Chien-Liang Liu:
Behavioral-level partitioning for low power design in control-dominated application. ACM Great Lakes Symposium on VLSI 2000: 156-161 - [c8]Gernot Koch, Taewhan Kim, Reiner Genevriere:
A Methodology for Verifying Memory Access Protocols in Behavioral Synthesis. ICCAD 2000: 33-38 - [c7]Sungpack Hong, Taewhan Kim:
Bus Optimization for Low-Power Data Path Synthesis Based on Network Flow Method. ICCAD 2000: 312-317
1990 – 1999
- 1999
- [c6]Junhyung Um, Taewhan Kim, C. L. Liu:
Optimal allocation of carry-save-adders in arithmetic optimization. ICCAD 1999: 410-413 - 1998
- [j5]Taewhan Kim, William Jao, Steven W. K. Tjiang:
Circuit optimization using carry-save-adder cells. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 17(10): 974-984 (1998) - [j4]Chaeryung Park, Taewhan Kim, C. L. Liu:
Register Allocation - A Hierarchical Reduction Approach. J. VLSI Signal Process. 19(3): 269-285 (1998) - [c5]Taewhan Kim, William Jao, Steven W. K. Tjiang:
Arithmetic Optimization Using Carry-Save-Adders. DAC 1998: 433-438 - 1996
- [j3]Taewhan Kim, C. L. Liu:
An integrated algorithm for incremental data path synthesis. J. VLSI Signal Process. 12(3): 265-285 (1996) - 1995
- [j2]Taewhan Kim, C. L. Liu:
A new approach to the multiport memory allocation problem in data path synthesis. Integr. 19(3): 133-160 (1995) - 1994
- [j1]Taewhan Kim, Noritake Yonezawa, Jane W.-S. Liu, C. L. Liu:
A scheduling algorithm for conditional resource sharing-a hierarchical reduction approach. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 13(4): 425-438 (1994) - [c4]Taewhan Kim, Ki-Seok Chung, Chien-Liang Liu:
A Stepwise Refinement Data Path Synthesis Procedure for Easy Testability. EDAC-ETC-EUROASIC 1994: 586-590 - 1993
- [c3]Taewhan Kim, C. L. Liu:
Utilization of Multiport Memories in Data Path Synthesis. DAC 1993: 298-302 - [c2]Chaeryung Park, Taewhan Kim, C. L. Liu:
Register allocation for data flow graphs with conditional branches and loops. EURO-DAC 1993: 232-237 - 1991
- [c1]Taewhan Kim, Jane W.-S. Liu, C. L. Liu:
A Scheduling Algorithm for Conditional Resource Sharing. ICCAD 1991: 84-87
Coauthor Index
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.
Unpaywalled article links
Add open access links from to the list of external document links (if available).
Privacy notice: By enabling the option above, your browser will contact the API of unpaywall.org to load hyperlinks to open access articles. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Unpaywall privacy policy.
Archived links via Wayback Machine
For web page which are no longer available, try to retrieve content from the of the Internet Archive (if available).
Privacy notice: By enabling the option above, your browser will contact the API of archive.org to check for archived content of web pages that are no longer available. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Internet Archive privacy policy.
Reference lists
Add a list of references from , , and to record detail pages.
load references from crossref.org and opencitations.net
Privacy notice: By enabling the option above, your browser will contact the APIs of crossref.org, opencitations.net, and semanticscholar.org to load article reference information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Crossref privacy policy and the OpenCitations privacy policy, as well as the AI2 Privacy Policy covering Semantic Scholar.
Citation data
Add a list of citing articles from and to record detail pages.
load citations from opencitations.net
Privacy notice: By enabling the option above, your browser will contact the API of opencitations.net and semanticscholar.org to load citation information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the OpenCitations privacy policy as well as the AI2 Privacy Policy covering Semantic Scholar.
OpenAlex data
Load additional information about publications from .
Privacy notice: By enabling the option above, your browser will contact the API of openalex.org to load additional information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the information given by OpenAlex.
last updated on 2024-09-11 00:33 CEST by the dblp team
all metadata released as open data under CC0 1.0 license
see also: Terms of Use | Privacy Policy | Imprint