"A 4-GHz 130-nm address generation unit with 32-bit sparse-tree adder core."

Sanu Mathew et al. (2003)

Details and statistics

DOI: 10.1109/JSSC.2003.810056

access: closed

type: Journal Article

metadata version: 2022-04-20

a service of  Schloss Dagstuhl - Leibniz Center for Informatics