"A 28 GHz Hybrid PLL in 32 nm SOI CMOS."

Mark A. Ferriss et al. (2014)

Details and statistics

DOI: 10.1109/JSSC.2014.2299273

access: closed

type: Journal Article

metadata version: 2020-08-30

a service of  Schloss Dagstuhl - Leibniz Center for Informatics