default search action
BibTeX record conf/vlsid/IshiharaA02
@inproceedings{DBLP:conf/vlsid/IshiharaA02, author = {Tohru Ishihara and Kunihiro Asada}, title = {An Architectural Level Energy Reduction Technique For Deep-Submicron Cache Memories}, booktitle = {Proceedings of the 7th Asia and South Pacific Design Automation Conference {(ASP-DAC} 2002), and the 15th International Conference on {VLSI} Design {(VLSI} Design 2002), Bangalore, India, January 7-11, 2002}, pages = {282--287}, publisher = {{IEEE} Computer Society}, year = {2002}, url = {https://doi.org/10.1109/ASPDAC.2002.994935}, doi = {10.1109/ASPDAC.2002.994935}, timestamp = {Mon, 14 Nov 2022 15:28:09 +0100}, biburl = {https://dblp.org/rec/conf/vlsid/IshiharaA02.bib}, bibsource = {dblp computer science bibliography, https://dblp.org} }
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.