"A 10-Gb/s CML I/O Circuit for Backplane Interconnection in 0.18-µm ..."

Min-Sheng Kao et al. (2009)

Details and statistics

DOI: 10.1109/TVLSI.2009.2016726

access: closed

type: Journal Article

metadata version: 2020-03-11

a service of  Schloss Dagstuhl - Leibniz Center for Informatics