![](https://dblp.uni-trier.de/img/logo.ua.320x120.png)
![](https://dblp.uni-trier.de/img/dropdown.dark.16x16.png)
![](https://dblp.uni-trier.de/img/peace.dark.16x16.png)
Остановите войну!
for scientists:
![search dblp search dblp](https://dblp.uni-trier.de/img/search.dark.16x16.png)
![search dblp](https://dblp.uni-trier.de/img/search.dark.16x16.png)
default search action
"A Leakage-Compensated PLL in 65-nm CMOS Technology."
Chao-Ching Hung, Shen-Iuan Liu (2009)
- Chao-Ching Hung, Shen-Iuan Liu:
A Leakage-Compensated PLL in 65-nm CMOS Technology. IEEE Trans. Circuits Syst. II Express Briefs 56-II(7): 525-529 (2009)
![](https://dblp.uni-trier.de/img/cog.dark.24x24.png)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.