"A 12-ns 8-Mbyte DRAM secondary cache for a 64-bit microprocessor."

Takashi Okuda et al. (2000)

Details and statistics

DOI: 10.1109/4.859504

access: closed

type: Journal Article

metadata version: 2022-04-08

a service of  Schloss Dagstuhl - Leibniz Center for Informatics