"Low Power 16 x 16 Bit Multiplier Design Using PAL-2N Logic Family."

H. H. Wong, K. T. Lau (2002)

Details and statistics

DOI: 10.1142/S021812660200032X

access: closed

type: Journal Article

metadata version: 2020-08-25

a service of  Schloss Dagstuhl - Leibniz Center for Informatics