


default search action
"Design and Implementation of a 16-bit Multi-mode 4-Channel ..."
Abolfazl Roshanpanah et al. (2025)
- Abolfazl Roshanpanah
, Pooya Torkzadeh
, Khosrow Hajsadeghi
, Massoud Dousti
:
Design and Implementation of a 16-bit Multi-mode 4-Channel Time-Interleaved Delta-Sigma Modulator with SNDR > 106 dB and DCE Compensation Based on FPGA. Circuits Syst. Signal Process. 44(4): 2473-2502 (2025)

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.