"A clock jitter reduction circuit using gated phase blending between ..."

Kiichi Niitsu et al. (2012)

Details and statistics

DOI: 10.1109/VLSIC.2012.6243830

access: closed

type: Conference or Workshop Paper

metadata version: 2023-03-21

a service of  Schloss Dagstuhl - Leibniz Center for Informatics