"Design of a 2.5-GHz, 3-ps jitter, 8-locking-cycle, all-digital ..."

Chun-Yuan Cheng et al. (2012)

Details and statistics

DOI: 10.1109/VLSIC.2012.6243852

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-21

a service of  Schloss Dagstuhl - Leibniz Center for Informatics