


default search action
"High speed DDR2/3 PHY and dual CPU core design for 28nm SoC."
Kevin Ho et al. (2012)
- Kevin Ho, Tsung-Yi Chou, Po-Kai Chen, David J. Liou:

High speed DDR2/3 PHY and dual CPU core design for 28nm SoC. VLSI-DAT 2012: 1-5

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.


Google
Google Scholar
Semantic Scholar
Internet Archive Scholar
CiteSeerX
ORCID













