"A 2.48Gb/s FPGA-based QC-LDPC decoder: An algorithmic compiler implementation."

Swapnil Mhaske et al. (2015)

Details and statistics

DOI: 10.1109/SARNOF.2015.7324649

access: closed

type: Conference or Workshop Paper

metadata version: 2017-06-15

a service of  Schloss Dagstuhl - Leibniz Center for Informatics