"A 5.5 GHz low-power PLL using 0.18-µm CMOS technology."

Jeng-Han Tsai, Shao-Wei Huang, Jian-Ping Chou (2014)

Details and statistics

DOI: 10.1109/RWS.2014.6830071

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-24

a service of  Schloss Dagstuhl - Leibniz Center for Informatics