"A 1.1GHz 12μA/Mb-Leakage SRAM Design in 65nm Ultra-Low-Power CMOS ..."

Yih Wang et al. (2007)

Details and statistics

DOI: 10.1109/ISSCC.2007.373425

access: closed

type: Conference or Workshop Paper

metadata version: 2024-04-26

a service of  Schloss Dagstuhl - Leibniz Center for Informatics