"A 14-bit 100MS/s pipelined A/D converter with 2b interstage redundancy."

Kun Ao et al. (2014)

Details and statistics

DOI: 10.1109/ISICIR.2014.7029486

access: closed

type: Conference or Workshop Paper

metadata version: 2020-12-09

a service of  Schloss Dagstuhl - Leibniz Center for Informatics