"Design of low-jitter 1-GHz phase-locked loops for digital clock generation."

Woogeun Rhee (1999)

Details and statistics

DOI: 10.1109/ISCAS.1999.780796

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-26

a service of  Schloss Dagstuhl - Leibniz Center for Informatics