default search action
"A Floating Point Divider using Redundant Binary Circuits and an ..."
Hiroaki Suzuki et al. (1997)
- Hiroaki Suzuki, Hiroshi Makino, Koichiro Mashiko, Hisanori Hamano:
A Floating Point Divider using Redundant Binary Circuits and an Asynchronous Clock Scheme. ICCD 1997: 685-689
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.