"1.2V 300MHz CMOS PLL for clock generation in 0.35UM process."

Deana McDonagh, K. I. Arshak, O. Abubaker (2006)

Details and statistics

DOI:

access: unavailable

type: Conference or Workshop Paper

metadata version: 2007-02-16

a service of  Schloss Dagstuhl - Leibniz Center for Informatics