default search action
"A High Speed, Low Memory FPGA Based LDPC Decoder Architecture for ..."
Paul Saunders, Anthony D. Fagan (2006)
- Paul Saunders, Anthony D. Fagan:
A High Speed, Low Memory FPGA Based LDPC Decoder Architecture for Quasi-Cyclic LDPC Codes. FPL 2006: 1-6
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.