"A 0.6-Tbps, 16-port SRAM design with 2-stage- pipeline and ..."

Koh Johguchi et al. (2007)

Details and statistics

DOI: 10.1109/ESSCIRC.2007.4430308

access: closed

type: Conference or Workshop Paper

metadata version: 2021-10-18

a service of  Schloss Dagstuhl - Leibniz Center for Informatics