"A 0.10 μm CMOS, 1.2 V, 2 GHz phase-locked loop with gain compensation ..."

Koichiro Minami et al. (2001)

Details and statistics

DOI: 10.1109/CICC.2001.929758

access: closed

type: Conference or Workshop Paper

metadata version: 2022-10-10

a service of  Schloss Dagstuhl - Leibniz Center for Informatics