![](https://dblp.uni-trier.de/img/logo.ua.320x120.png)
![](https://dblp.uni-trier.de/img/dropdown.dark.16x16.png)
![](https://dblp.uni-trier.de/img/peace.dark.16x16.png)
Остановите войну!
for scientists:
![search dblp search dblp](https://dblp.uni-trier.de/img/search.dark.16x16.png)
![search dblp](https://dblp.uni-trier.de/img/search.dark.16x16.png)
default search action
BibTeX record journals/vlsisp/PillaiAAS01
@article{DBLP:journals/vlsisp/PillaiAAS01, author = {R. V. K. Pillai and Dhamin Al{-}Khalili and Asim J. Al{-}Khalili and S. Y. A. Shah}, title = {A Low Power Approach to Floating Point Adder Design for {DSP} Applications}, journal = {J. {VLSI} Signal Process.}, volume = {27}, number = {3}, pages = {195--213}, year = {2001}, url = {https://doi.org/10.1023/A:1008140025773}, doi = {10.1023/A:1008140025773}, timestamp = {Wed, 20 May 2020 21:26:22 +0200}, biburl = {https://dblp.org/rec/journals/vlsisp/PillaiAAS01.bib}, bibsource = {dblp computer science bibliography, https://dblp.org} }
![](https://dblp.uni-trier.de/img/cog.dark.24x24.png)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.